## TS4100/01/02 Data Sheet

## "Rail-to-Rail Plus" ${ }^{\text {TM }}, 1 \%$ RON Flatness, 0.8 V to 5.25 V Analog Switches/Multiplexers

The TS410x family of analog switches and multiplexers consists of the TS4100 8-channel analog multiplexer, the TS4101 dual 4-channel analog multiplexer, and the TS4102 triple single-pole/double-throw (SPDT) switch. These switches are unique because they can operate at supply voltages as low as 0.8 V while accepting input signal swings above the supply voltage up to 5.25 V ("Rail-to-Rail Plus" ${ }^{T M}$ ). The on-resistance variation over the entire signal swing range is less than $1 \%$, exhibiting excellent linearity and consistency in dynamic and measurement applications. With a supply current of only 675 nA , the TS4100-TS4102 family input and output leakage is less than 0.5 nA , both when off and when on.

The TS4100-TS4102 are fully specified over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range and is available in a low-profile, thermally-enhanced 16-pin 3.3 mm TQFN package with an exposed back-side paddle. For best performance, solder exposed back-side paddle to PCB ground.

## Applications

- Low Voltage Battery-Operated Equipment
- Precision Measurement
- Analog Signal Processing
- Communication Circuits
- Audio Signal Routing
- Low-Voltage Data-Acquisition Systems


## KEY FEATURES

- Low Supply Voltage Operation: 0.8 V to 5.25 V
- On-resistance of $80 \Omega$
- "Rail to Rail Plus" TM input/output voltages can exceed the supply rails
Guaranteed Low Off and On Leakage: $\pm 0.5$ nA
- Guaranteed Match Between Channels: $9 \Omega$
- Guaranteed < $1 \%$ On-Resistance Variation Across Input Voltage
- TS4100: 8-Channel Switch/Multiplexer
- TS4101: Two 4-Channel Switches/

Multiplexers
TS4102: Three Single-Pole/Double-Throw Switches (SPDT)

- Supply Current: 675 nA
- 16-Pin, Low-Profile, Thermally Enhanced 3 mm x 3 mm TQFN Package


## Functional Block Diagrams



## 1. Ordering Information

| Ordering Part Number | Description | Package |
| :---: | :---: | :---: |
| TS4100ITQ1633 | 8:1 analog multiplexer | TQFN-16 $(3 \times 3 \mathrm{~mm})$ |
| TS4101ITQ1633 | Two 4:1 analog multiplexers | TQFN-16 $(3 \times 3 \mathrm{~mm})$ |
| TS4102ITQ1633 | Three 2:1 SPDT analog switches | TQFN-16 $(3 \times 3 \mathrm{~mm})$ |
| Note: <br> 1. Adding the suffix "T" to the part number (e.g., TS4100ITQ1633T) denotes tape and reel. |  |  |

## 2. System Overview

The TS4100 is an 8-channel multiplexer with inputs NOO-NO7 and output COM. A channel can be selected via address pins ADDA, ADDB, and ADDC.

The TS4101 is a dual 4-channel switch/multiplexer with two separate input banks: NO0A-NO3A and NOOB-NO3B with dedicated output COMA and COMB, respectively. A channel can be selected via address pins ADDA and ADDB.

The TS4102 is a triple single-pole/double-throw (SPDT) switch. When ADDA, ADDB, or ADDC is set to a Low state, the output will be NCA, NCB, or NCC, respectively. When ADDA, ADDB, or ADDC is set to a High state, the output will be NOA, NOB, or NOC, respectively. Refer to XREF DIGITAL I/O SETTINGS TABLE

Unlike similar switch/multiplexer devices, the TS4100-TS4102 input voltage is independent of the supply voltage. This allows the input voltage to be greater than the supply voltage while maintaining a flat On-resistance vs. the VNO/VCOM curve. Refer to 3.1 Typical Performance Characteristics for more information.

### 2.1 Applications Information

### 2.1.1 AC Performance Considerations

### 2.1.2 Off Isolation

Like all switch/multiplexer devices, the off-isolation of the device is measured when the device is off (see Figure 2.8 TS4100-TS4102 Charge Injection Test Setup on page 8). During the OFF state, part of the input signal couples to the output load. To maximize the off-isolation, maximize your capacitive load and minimize your resistive load. The trade-off is that this can increase the insertion loss of the device so it must be considered when designing a circuit. The insertion loss is measured when the switch/multiplexer is in the ON state (see Figure 2.9 TS4100-TS4102 Off-Isolation Test Setup on page 9).

At 10 kHz , the off-isolation of the TS4100-TS4102 is approximately -88 dB . Refer to the Off-Isolation vs. Frequency plot in 3.1 Typical Performance Characteristics.

### 2.1.3 Total Harmonic Distortion (THD)

In audio and data acquisition applications, signal fidelity is of a concern. As a result, the THD parameter of the analog mux/switch becomes an important factor. Many current analog switch/mux devices on the market implement a design that allow for a large variation of on-resistance as the input signal is changing. With $1 \%$ on-resistance variation over the entire signal swing, the TS4100-TS4102 design minimizes THD. At 10 kHz , the TS4100-TS4102 exhibits a THD of $0.15 \%$ over the entire signal swing.

### 2.1.4 Bandwidth Considerations

The magnitude of the output resistive load and capacitive load has an impact on the bandwidth of the mux/switch. At dc or close to dc input signals, a resistive load has the greatest impact where the output voltage is determined primarily by the voltage divider consisting of the switch on-resistance and the output resistive load. To minimize the ON insertion loss, maximize the resistive load.

As the input frequency increases, the ac impedance of the circuit begins to have an impact on bandwidth of the mux/switch. To counter this effect, minimize the load capacitance and any stray capacitance that may be present on the board. Also, ensure a board layout that minimizes signal trace lengths.

### 2.1.5 Programmable Gain Amplifier (PGA) with the TS4100

Analog signals can vary in amplitude and frequency especially when considering various taypes of sensors such as thermistors, strain gauges, and photodiodes. To process the analog signals provided by the sensor, a stand-alone ADC such as a TS7001 or TS7003 can be used. However, to take advantage of the resolution of the ADC, the analog signals must be scaled up to the maximum input voltage range of the ADC.

One way to achieve this is by designing a 1.5 V non-inverting programmable gain amplifier (PGA) that incorporates a TS1005 operational amplifier and a TS4100 analog multiplexer as shown in the figure below. The gain can be changed from 2 to 8 via address pins ADDA, ADDB, and ADDC.

With the TS4100 connected to ground, the on-resistance of the switch becomes part of the gain of the amplifier and needs to be accounted for in the following gain equation: GAIN $=1+\frac{R 1}{R G X+R O N}$
where RON is $80 \Omega$ (typ) and RGX is the resistor connected to the TS4100 input. Unlike other analog switches, the TS4100 on-resistance variation over the entire signal swing range is less than $1 \%$. In this circuit, the corresponding gain variation is less than $0.03 \%$ across all channels. This circuit accommodates an input signal bandwidth of 2.5 kHz to 10 kHz . Also, by connecting the TS4100 to ground, internal switching spikes are minimized. Refer to 2.1.7 Charge Pump Effect Considerations.


Figure 2.1. Non-Inverting Programmable Gain Amplifier (PGA) with TS4100

### 2.1.6 Switched-Capacitor Voltage Doubler with the TS4102 and TS3004 Timer

In portable applications, it is a common requirement for a battery to continue to supply power to a circuit when it has discharged to a voltage unusable by other devices in the system. To address this, a simple voltage doubler can be designed using two SPDT switches in a single TS4102 device and a TS3004 timer as shown in the figure below.

In this configuration, the TS3003 timer FOUT output provides a $200 \mathrm{~Hz}(50 \%$ Duty Cycle) clock signal to address pin ADDA and ADDB that switches between 0 V and VDD. When the clock signal to the address pins ADDA and ADDB is 0 V , capacitor C 1 is charged to VSUPPLY. When the clock input is VDD, the charge in C1 is passed to C2 and effectively doubles the voltage at NOB to $2 \times$ VSUPPLY.

Unlike other analog switches, the TS4102 allows the supply voltage to be independent of the common mode input voltage. In this configuration, the TS4102 allows the supply voltage to be independent of the common mode input voltage. In this configuration, the TS4102 and the TS3004 can operate at a supply voltage range of 1.55 V to 5.25 V while the output voltage is 5 V with VSUPPLY $=2.5$ V . With VDD $=1.55 \mathrm{~V}$, the complete circuit consumes only $3 \mu \mathrm{~A}$ of supply current and can drive an output load of up to $48 \mu \mathrm{~A}(5 \%$ drop at VOUT).


Figure 2.2. Switched-Capacitor Voltage Doubler with TS 4102 and TS3004 Timer

### 2.1.7 Charge Pump Effect Considerations

The on-resistance of a MOSFET is inversely proportional to the overdrive voltage in the region where MOSFETS are used as switches. Conventional analog switch/multiplexers derive their overdrive voltage directly from the supply voltage and common mode input voltage; hence, the on-resistance varies with the supply voltage or common mode input voltage.

The TS4100-TS4102 maintains a flat on-resistance that is independent of the supply voltage or common mode input voltage. To achieve this, a charge pump scheme is implemented where a constant overdrive voltage is applied across the MOSFET. The charge pump is refreshed at a period of $40 \mu \mathrm{~s}$ with a time period variation of up to 2 X .

In applications where input and output impedance is high in the order of $\mathrm{M} \Omega \mathrm{s}$, transients generated by the charge pump can couple to the input and output of the device. The pulse width of the spikes is $10-\mathrm{s}$ of nanoseconds. The amplitudes of the spikes are independent of the operating conditions, such as temperature, common mode input voltage and supply voltage.

The figures below show a scope capture of these spikes with an input/output impedance of $1 \mathrm{M} \Omega$ and $10 \mathrm{M} \Omega$. With an input/output impedance of $1 \mathrm{M} \Omega$ and $10 \mathrm{M} \Omega$, the amplitude of the spikes is less than $200 \mu \mathrm{~V}$ and $500 \mu \mathrm{~V}$, respectively.

If these spikes are of a concern in the application, placing a 500 pF capacitor to ground at the input or output will suppress the spikes.


Figure 2.3. Charge Pump Spike $\left(\mathrm{R}_{\mathrm{NO} / \mathrm{COM}}=1 \mathrm{M} \Omega\right)$


Figure 2.4. Charge Pump Spike $\left(\mathrm{R}_{\mathrm{NO} / \mathrm{COM}}=10 \mathrm{M} \Omega\right)$

### 2.1.8 Power-Up Sequence

To prevent permanent damage to the ADDA, ADDB, ADDC, and INH pin, the power supply voltage should be applied to the device first followed by the voltage to ADDA, ADDB, ADDC, and/or INH. If it is not possible to follow this power-supply sequence, a $500 \mathrm{k} \Omega$ resistor can be placed in series with the digital I/O pins for protection as shown in the figure below. However, if an input voltage is applied before applying power to the switch/multiplexer, the device will not be damaged as the inputs are independent of the supply voltage.


Figure 2.5. Digital I/O Overvoltage Protection


Figure 2.6. TS4100-TS4102 Address/Enable Turn-On/Off Time Test Setup


Figure 2.7. TS4100-TS4102 Break-Before-Make Test Setup


Figure 2.8. TS4100-TS4102 Charge Injection Test Setup


Figure 2.9. TS4100-TS4102 Off-Isolation Test Setup


Figure 2.10. TS4100-TS4102 Insertion Loss Test Setup


Figure 2.11. TS4101 Crosstalk Test Setup


Figure 2.12. TS4102 Crosstalk Test Setup

## 3. Electrical Characteristics

Table 3.1. Recommended Operating Conditions ${ }^{1}$


| Parameter | Symbol | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADDA/B/C, INH TurnOn Time | $\mathrm{t}_{\mathrm{ON}}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=5.25 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ <br> See Figure 2.6 TS4100-TS4102 Address/Enable TurnOn/Off Time Test Setup on page 7 |  |  | 7 | 9 | $\mu \mathrm{s}$ |
| ADDA/B/C, INH TurnOff Time | tofF |  |  |  | 0.5 | 0.8 | $\mu \mathrm{s}$ |
| Break-Before-Make Delay | $t_{\text {BBM }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{NO} / \mathrm{C}}=5.25 \mathrm{~V} \\ \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF} \end{gathered}$ <br> See Figure 2.7 TS4100-TS4102 Break-Before-Make Test Setup on page $8^{6}$ |  |  | 6.5 | 8.2 | $\mu \mathrm{s}$ |
| Charge-Injection | Q | $\mathrm{V}_{\mathrm{NO} / \mathrm{C}}=5.25$ <br> See Figure 2.8 TS4100 tion Test Set | $=1 \mathrm{nF}$ <br> 102 Charge Injecpage 8. |  | 10 |  | pC |
| Off-Isolation | VISO | $\mathrm{f}=10 \mathrm{kHz}, \mathrm{~V}_{\mathrm{NO} / \mathrm{C}}=1 \mathrm{~V}$ <br> See Figure 2.9 TS4100 Test Setup | $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=$ <br> 102 Off-Isolation age 9. |  | -87 |  | dB |
| TS4101,TS4102 Crosstalk | $\mathrm{V}_{\mathrm{CT}}$ | $\mathrm{f}=10 \mathrm{kHz}, \mathrm{~V}_{\mathrm{NO} / \mathrm{C}}=$ <br> See Figure 2.11 TS4101 on page 10 and Figure Test Setup | $\mathrm{s}, \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega$ <br> sstalk Test Setup TS4102 Crosstalk ge 10. |  | -77 |  | dB |
| Total Harmonic Distortion | THD | $\begin{array}{r} \mathrm{f}=10 \mathrm{kHz}, \mathrm{~V}_{\mathrm{NO} / \mathrm{C}}=400 \\ \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{NO} / \mathrm{C}} \end{array}$ | p (500 mV Offset) $\text { COM }=600 \Omega$ |  | 0.16 |  | \% |
| Power Supply |  |  |  |  |  |  |  |
| Supply Current | $\mathrm{I}_{\mathrm{Q}}$ | $\begin{aligned} \mathrm{V}_{\mathrm{DD}} & =5.25 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{NO} / \mathrm{C}} & =0 \text { or } \mathrm{V}_{\mathrm{DD}} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 675 | 765 | nA |
|  |  |  |  |  |  | 950 | nA |
| Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ |  |  | 0.8 |  | 5.25 | V |

## Note:

1. $\mathrm{V}_{\mathrm{DD}}=0.8 \mathrm{~V}$ to 5.25 V ; INH $=\mathrm{GND}$ unless otherwise specified; $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$; All specifications are $100 \%$ tested at $T_{A}=+85^{\circ} \mathrm{C}$. Specification limits over temperature ( $T_{A}=T_{\text {MIN }}$ to $T_{\text {MAX }}$ ) are guaranteed by device characterization, not production tested.
2. On-Resistance Flatness is defined by the following equation: $\left(\mathrm{RON}_{0.5 \mathrm{~V}}-\mathrm{RON}_{5.25 \mathrm{~V}} / \mathrm{RON}_{0.5 \mathrm{~V}}\right) \times 100$.
3. Tested at $\mathrm{V}_{\mathrm{NO} / \mathrm{C}}=0.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{NO} / \mathrm{C}}=5.25 \mathrm{~V}$ and guaranteed by design from $\mathrm{V}_{\mathrm{NO} / \mathrm{C}}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{NO} / \mathrm{C}}=5.25 \mathrm{~V}$.
4. $\triangle \mathrm{RON}=\mathrm{RON}_{\text {MAX }}-\mathrm{RON}_{\text {MIN }}$
5. Leakage parameters are guaranteed by correlation at $T_{A}=25^{\circ} \mathrm{C}$ and are $100 \%$ tested at the maximum rated hot operating temperature.
6. $\mathrm{t}_{\mathrm{BBM}}=\mathrm{t}_{\mathrm{ON}}-\mathrm{t}_{\mathrm{OFF}}$. Not production tested.

Table 3.2. Absolute Maximum Ratings ${ }^{1}$

| Parameter | Symbol | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $V_{D D}$ |  | -0.3 | +5.5 | V |
| Analog Signal Voltage | $\mathrm{V}_{\mathrm{NO} / \mathrm{C}}, \mathrm{V}_{\text {COM }}$ |  | -0.3 | +5.5 | V |
| Digital Signal Voltage | $\mathrm{V}_{\text {ADDA/B/C, }}, \mathrm{V}_{\text {INH }}$ |  | -0.3 | $V D D+0.3$ |  |
| Analog Peak Current | $\mathrm{I}_{\mathrm{NO} / \mathrm{C}}, \mathrm{I}_{\text {COM }}$ |  |  | $\pm 15$ | mA |
| Continuous Power Dissipation | $P_{D}$ | $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}^{2}$ |  | 1398 | mW |
| Operating Temperature |  |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature |  |  | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, $10 \mathrm{~s})$ |  |  |  | +300 | ${ }^{\circ} \mathrm{C}$ |
| ESD Tolerance |  |  |  |  |  |
| Human Body Model |  |  |  | 1000 | V |
| Machine Model |  |  |  | 200 | V |

## Note:

1. Electrical and thermal stresses beyond those listed in this table may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to any absolute maximum rating conditions for extended periods may affect device reliability and lifetime.
2. Derate at $17.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$.

### 3.1 Typical Performance Characteristics

For the following graphs, $\mathrm{VDD}=5.25 \mathrm{~V}, \mathrm{CL}=0 \mathrm{pF}, \mathrm{RL}=\mathrm{No}$ load, $\mathrm{INH}=\mathrm{Low}$, unless otherwise noted. Values are at $\mathrm{TA}=25^{\circ} \mathrm{C}$ unless otherwise noted.


RON ys Temperature


## Supply Current ys. Temperature




Supply Current vs Supply Voltage


NO/NC Off-Leakage ys. Temperature




Total Harmonic Distortion vs
Frequency


Insertion Loss vs Frequency


Crosstalk vs Frequency


## 4. Pin Descriptions



Table 4.1. Pin Functions

| Pin | Pin Name |  |  | Function |
| :---: | :---: | :---: | :---: | :---: |
|  | TS4100 | TS4101 | TS4102 |  |
| 1 | COM |  |  | 8-channel switch/multiplexer output |
|  |  | COMB |  | 4-channel switch/multiplexer "B" output |
|  |  |  | NOA | Single-Pole/Double-Throw Switch (SPDT) "A" normally open input. |
| 2 | NO7 |  |  | 8-channel switch/multiplexer input. |
|  |  | NO3B |  | 4-channel switch/multiplexer "B" input. |
|  |  |  | COMA | Single-Pole/Double-Throw Switch (SPDT) "A" output. |
| 3 | NO5 |  |  | 8-channel switch/multiplexer input |
|  |  | NO1B |  | 4-channel switch/multiplexer "B" input. |
|  |  |  | NCA | Single-Pole/Double-Throw Switch (SPDT) "A" normally closed input. |
| 4 | INH |  |  | Enable digital I/O input. To enable the switch/multiplexer, connect to GND. To disable, connect to VDD. Refer to the "Digital I/O Overvoltage Protection" section of the data sheet. |
| 5 | NC |  |  | No Connect. |
| 6 | GND |  |  | Ground. Connect this pin to the system's clean analog ground plane. |
| 7 | ADDC |  | ADDC | Address "C" digital I/O input. Refer to the "Digital I/O Overvoltage Protection" section of the datasheet. |
|  |  | ADDB |  | Address "B" digital I/O input. Refer to the "Digital I/O Overvoltage Protection" section of the datasheet. |
| 8 | ADDB |  | ADDB |  |
|  |  | ADDA |  | Address "A" digital I/O input. Refer to the "Digital I/O Overvoltage Protection" section of the datasheet. |
| 9 | ADDA |  | ADDA |  |
|  |  | NO3A |  | 4-channel switch/multiplexer "A" input. |
| 10 | NO3 |  |  | 8-channel switch/multiplexer input. |
|  |  | NOOA |  | 4-channel switch/multiplexer "A" input. |
|  |  |  | NCC | Single-Pole/Double-Throw Switch (SPDT) "C" normally closed input. |


| Pin | Pin Name |  |  | Function |
| :---: | :---: | :---: | :---: | :---: |
|  | TS4100 | TS4101 | TS4102 |  |
| 11 | NOO |  |  | 8-channel switch/multiplexer input. |
|  |  | COMA |  | 4-channel switch/multiplexer "A" output. |
|  |  |  | NOC | Single-Pole/Double-Throw Switch (SPDT) "C" normally open input. |
| 12 | NO1 |  |  | 8-channel switch/multiplexer input. |
|  |  | NO1A |  | 4-channel switch/multiplexer "A" input |
|  |  |  | COMC | Single-Pole/Double-Throw Switch (SPDT) "C" output. |
| 13 | NO2 |  |  | 8-channel switch/multiplexer input. |
|  |  | NO2A |  | 4-channel switch/multiplexer "A" input. |
|  |  |  | COMB | Single-Pole/Double-Throw Switch (SPDT) "B" output. |
| 14 | VDD |  |  | Power Supply Voltage Input. Bypass this pin with a $1 \mu \mathrm{~F}$ cerarnic coupling capacitor in close proximity to the TS4100-TS4102. |
| 15 | NO4 |  |  | 8-channel switch/multiplexer input. |
|  |  | NO0B |  | 4-channel switch/multiplexer "B' input. |
|  |  |  | NOB | Single-Pole/Double-Throw Switch (SPDT) "B" normally open input. |
| 16 | NO6 |  |  | 8-channel switch/multiplexer input |
|  |  | NO2B |  | 4-channel switch/multiplexer "B" input. |
|  |  |  | NCB | Single-Pole/Double-Throw Switch (SPDT) "B" normally closed input. |
| EP | - | - | - | For best electrical and thermal performance, solder exposed paddle to GND. |

### 4.1 Digital I/O Settings

Table 4.2. Digital I/O Settings

| INH | Address Bits |  |  | TS4100 | TS4101 |  | TS4102 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ADDC (TS4100 and TS4102 Only) | ADDB | ADDA | COM Output | COMA <br> Output | COMB <br> Output | COMA <br> Output | COMB <br> Output | COMC <br> Output |
| 1 | X | X | X | Switch Open |  |  |  |  |  |
| 0 | 0 | 0 | 0 | NOO | NOOA | NO0B | NCA | NCB | NCC |
| 0 | 0 | 0 | 1 | NO1 | NO1A | NO1B | NOA | NCB | NCC |
| 0 | 0 | 1 | 0 | NO2 | NO2A | NO2B | NCA | NOB | NCC |
| 0 | 0 | 1 | 1 | NO3 | NO3A | NO3B | NOA | NOB | NCC |
| 0 | 1 | 0 | 0 | NO4 | NO0A | NO0B | NCA | NCB | NOC |
| 0 | 1 | 0 | 1 | NO5 | N01A | NO1B | NOA | NCB | NOC |
| 0 | 1 | 1 | 0 | NO6 | NO2A | NO2B | NCA | NOB | NOC |
| 0 | 1 | 1 | 1 | NO7 | NO3A | NO3B | NOA | NOB | NOC |

## 5. Packaging

### 5.1 TS410x Package Dimensions



Figure 5.1. $3 \times 3$ mm 16-QFN Package Diagram

| Dimension | Min | Nom | Max |
| :---: | :---: | :---: | :---: |
| A | 0.70 | 0.75 | 0.85 |
| A1 | 0.00 | - | 0.05 |
| b | 0.20 | 0.25 | 0.30 |
| D | 3.00 BSC. |  |  |
| D2 | 1.75 | 1.80 | 1.85 |
| e | 0.50 BSC . |  |  |
| E | 3.00 BSC. |  |  |
| E2 | 1.75 | 1.80 | 1.85 |
| L | 0.30 | 0.35 | 0.40 |
| aaa | - | - | 0.05 |
| bbb | - | - | 0.05 |
| ccc | - | - | 0.05 |
| ddd | - | - | 0.10 |

## Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

### 5.2 TS410x Top Marking



TS4100 Top Marking

Table 5.1. TS4100 Top Marking Explanation

| Mark Method: | Laser |  |
| :--- | :--- | :--- |
| Pin 1 Mark: | Circle $=0.5 \mathrm{~mm}$ Diameter (Low- <br> er-Left Corner) |  |
| Font Size: | $0.50 \mathrm{~mm}(20 \mathrm{mils})$ | e.g., "T4100" |
| Line 1 Mark Format: | Product ID | Manufacturing Code from the Assembly Purchase Order Form. |
| Line 2 Mark Format: | TTTT = Mfg Code | Assigned by the Assembly House. Corresponds to the year and <br> work week of the assembly release. |
| Line 3 Mark Format: | YY = Year <br> WW = Work Week |  |

## 6. Revision History

## Revision 1.0

February 24, 2016

- Initial external release.


## Table of Contents

1. Ordering Information ..... 1
2. System Overview . ..... 2
2.1 Applications Information ..... 2
2.1.1 AC Performance Considerations ..... 2
2.1.2 Off Isolation ..... 2
2.1.3 Total Harmonic Distortion (THD) ..... 2
2.1.4 Bandwidth Considerations ..... 2
2.1.5 Programmable Gain Amplifier (PGA) with the TS4100 ..... 3
2.1.6 Switched-Capacitor Voltage Doubler with the TS4102 and TS3004 Timer ..... 4
2.1.7 Charge Pump Effect Considerations. ..... 5
2.1.8 Power-Up Sequence ..... 7
3. Electrical Characteristics ..... 11
3.1 Typical Performance Characteristics ..... 14
4. Pin Descriptions ..... 17
4.1 Digital I/O Settings ..... 18
5. Packaging ..... 19
5.1 TS410x Package Dimensions ..... 19
5.2 TS410x Top Marking ..... 20
6. Revision History ..... 21



Products www.silabs.com/products


Quality
www.silabs.com/quality


Support and Community community.silabs.com

## Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

## Trademark Information

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM ® $®$, $\mathrm{EFM} 32 ®$, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo $®$, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.


Silicon Laboratories Inc.
400 West Cesar Chavez
Austin, TX 78701
USA
SILICON LABS

